Document order number: MC33892 Rev 1.0, 03/2004

## Preliminary Information

# Quad Intelligent High-Side Switch (Dual 10 m $\Omega$ and Dual 35 m $\Omega$ )

The 33892 is one in a family of devices designed for low-voltage automotive and industrial lighting and motor control applications. Its four low  $R_{DS(ON)}$  MOSFETs (two 10  $m\Omega$ , two 35  $m\Omega$ ) can control the high sides of four separate resistive or inductive loads or serve as high-side switches for a pair of DC motors.

Programming, control, and diagnostics are accomplished using a 16-bit SPI interface. Additionally, each output has its own parallel input for PWM control if desired. The 33892 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush or motor stall intervals. Such programmability allows tight control of fault currents and can protect wiring harnesses and circuit boards as well as loads.

The 33892 is packaged in a power-enhanced 10 x 10 nonleaded Power QFN package with exposed tabs.

#### Features

- Dual 10 m $\Omega$  and Dual 35 m $\Omega$  High-Side Switches
- Operating Voltage Range of 6.0 V to 27 V with Standby Current < 5.0 μA</li>
- SPI Control of Overcurrent Limit, Overcurrent Fault Blanking Time, Output-OFF Open Load Detection, Output ON/OFF Control, Watchdog Timeout, Slew Rates, and Fault Status Reporting
- SPI Status Reporting of Overcurrent, Open and Shorted Loads, Overtemperature, Undervoltage and Overvoltage Shutdown, Fail-Safe Terminal Status, and Program Status
- · Analog Current Feedback with Selectable Ratio
- Enhanced 16 V Reverse Polarity V<sub>PWR</sub> Protection

33892

# QUAD INTELLIGENT HIGH-SIDE SWITCH



#### ORDERING INFORMATION

| Device        | Temperature<br>Range (T <sub>A</sub> ) | Package |
|---------------|----------------------------------------|---------|
| PC33892PNC/R2 | -40°C to 125°C                         | 24 PQFN |



This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.





Figure 1. 33892 Simplified Internal Block Diagram



#### **TERMINAL FUNCTION DESCRIPTION**

| Terminal          | Terminal Name            | Formal Name                  | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------|--------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>24 | IN1<br>IN2<br>IN3<br>IN0 | Serial Inputs                | The IN0—IN3 high-side input terminals are used to directly control HS0—HS3 high-side output terminals, respectively. An SPI register determines if each input is activated or if the input logic state is ORed or ANDed with the SPI instruction. These terminals are to be driven with 5.0 V CMOS levels, and they have an internal active pull-down current source.                                                                                                                                                                                                             |
| 4                 | FS                       | Fault Status<br>(Active Low) | This terminal is an open drain configured output requiring an external pull-up resistor to $V_{DD}$ for fault reporting. If a device fault condition is detected, this terminal is active LOW. Specific device diagnostic faults are reported via the SPI SO terminal.                                                                                                                                                                                                                                                                                                            |
| 5                 | WAKE                     | Wake                         | This terminal is an input that controls the device mode and watchdog timeout feature if enabled. An internal clamp protects this terminal from high damaging voltages when the output is current limited with an external resistor. This input has an internal passive pull-down.                                                                                                                                                                                                                                                                                                 |
| 6, 13, 15         | GND                      | Ground                       | These terminals are the ground for the logic and analog circuitry of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7                 | RST                      | Reset                        | This terminal is an input used to initialize the device configuration and fault registers, as well as place the device in a low-current sleep mode. The terminal also starts the watchdog timer when transitioning from logic [0] to logic [1]. This terminal should not be allowed to be logic [1] until $V_{\rm DD}$ is in regulation. This terminal has an internal passive pull-down.                                                                                                                                                                                         |
| 8                 | <del>CS</del>            | Chip Select<br>(Active Low)  | This terminal is an input terminal connected to a chip select output of a master microcontroller (MCU). The MCU determines which device is addressed (selected) to receive data by pulling the $\overline{\text{CS}}$ terminal of the selected device logic LOW, thereby enabling SPI communication with the device. Other <i>unselected</i> devices on the serial link having their $\overline{\text{CS}}$ terminals pulled up logic HIGH disregard the SPI communication data sent. This terminal has an internal active pull-up current source and requires CMOS logic levels. |
| 9                 | SCLK                     | Serial Clock                 | This terminal is an input terminal connected to the MCU providing the required bit shift clock for SPI communication. It transitions one time per bit transferred at an operating frequency, f <sub>SPI</sub> , defined by the communication interface. The 50 percent duty cycle CMOS level serial clock signal is idle between command transfers. The signal is used to shift data into and out-of the device. This terminal has an internal active pull-down.                                                                                                                  |

#### **TERMINAL FUNCTION DESCRIPTION (continued)**

| Terminal         | Terminal Name                | Formal Name                      | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10               | SI                           | Serial Input                     | This terminal is a command data input terminal connected to the SPI Serial Data Output of the MCU or to the SO terminal of the previous device of a daisy chain of devices. The input requires CMOS logic level signals and incorporates an internal active pull-down. Device control is facilitated by the input's receiving the MSB first of a serial 8-bit control command. The MCU ensures data is available upon the falling edge of SCLK. The logic state of SI present upon the rising edge of SCLK loads that bit command into the internal command shift register. This terminal has an internal active pull-down. |
| 11               | V <sub>DD</sub>              | Digital Drain Voltage<br>(Power) | This terminal is an external voltage input terminal used to supply power to the SPI circuit. In the event $V_{DD}$ is lost, an internal supply provides power to a portion of the logic, ensuring limited functionality of the device.                                                                                                                                                                                                                                                                                                                                                                                      |
| 12               | SO                           | Serial Output                    | This terminal is an output terminal connected to the SPI Serial Data Input terminal of the MCU or to the SI terminal of the next device of a daisy chain of devices. This output will remain tri-stated (high-impedance OFF condition) so long as the $\overline{CS}$ terminal of the device is logic HIGH. SO is only active when the $\overline{CS}$ terminal of the device is asserted logic LOW. The generated SO output signals are CMOS logic levels. SO output data is available on the falling edge of SCLK and transitions immediately on the rising edge of SCLK.                                                 |
| 16               | V <sub>PWR</sub>             | Positive Power Supply            | This terminal connects to the positive power supply and is the source of operational power for the device. The $V_{PWR}$ contact is the backside surface mount tab of the package.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 14<br>21         | HS3<br>HS2                   | High-Side Outputs                | Protected 35 m $\Omega$ high-side power output terminals to the load.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 17, 18<br>19, 20 | HS1 (Note 1)<br>HS0 (Note 2) | High-Side Outputs                | Protected 10 m $\Omega$ high-side power output terminals to the load.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 22               | FSI                          | Fail-Safe Input                  | The value of the resistance connected between this terminal and ground determines the state of the outputs after a Watchdog timeout occurs. Depending on the resistance value, either all outputs are OFF or the output HSO only is ON. If the FSI terminal is left to float up to a logic [1] level, then the outputs HSO and HS2 will turn ON when in the Fail-Safe state. When the FSI terminal is connected to GND, the Watchdog circuit and Fail-Safe operation are disabled. This terminal incorporates an active internal pullup.                                                                                    |
| 23               | CSNS                         | Output Current<br>Monitoring     | The Current Sense terminal sources a current proportional to the designated HS0–HS3 output. That current is fed into a ground referenced resistor and its voltage is monitored by an MCU's A/D. The channel to be monitored is selected via the SPI. This terminal can be tri-stated through SPI.                                                                                                                                                                                                                                                                                                                           |

- 1. HS1 output (17 and 18) must be connected externally on the PCB as close as possible to the terminals.
- 2. HS0 output (19 and 20) must be connected externally on the PCB as close as possible to the terminals.

#### **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                  | Symbol                                                        | Value                        | Unit |
|---------------------------------------------------------|---------------------------------------------------------------|------------------------------|------|
| Operating Voltage Range<br>Steady-State                 | V <sub>PWR(SS)</sub>                                          | -16 to 41                    | V    |
| V <sub>DD</sub> Supply Voltage                          | V <sub>DD</sub>                                               | 0 to 5.5                     | V    |
| Input/Output Voltage (Note 3)                           | V <sub>IN[0:3]</sub> , RST, FSI,<br>CSNS, SI, SCLK,<br>CS, FS | -0.3 to 7.0                  | V    |
| SO Output Voltage (Note 3)                              | V <sub>SO</sub>                                               | -0.3 to V <sub>DD</sub> +0.3 | V    |
| WAKE Input Clamp Current                                | I <sub>CL(WAKE)</sub>                                         | 2.5                          | mA   |
| CSNS Input Clamp Current                                | I <sub>CL(CSNS)</sub>                                         | 10                           | mA   |
| Output Current (Note 4)                                 | I <sub>HS0</sub> , I <sub>HS1</sub>                           | 25                           | А    |
| Output Current (Note 4)                                 | I <sub>HS2</sub> , I <sub>HS3</sub>                           | 12                           | А    |
| Output Clamp Energy (Note 5)                            | E <sub>CL0</sub> , E <sub>CL1</sub>                           | TBD                          | J    |
| Output Clamp Energy (Note 5)                            | E <sub>CL2</sub> , E <sub>CL3</sub>                           | TBD                          | J    |
| Storage Temperature                                     | T <sub>STG</sub>                                              | -55 to 150                   | °C   |
| Operating Ambient Temperature                           | T <sub>A</sub>                                                | -40 to 125                   | °C   |
| Operating Junction Temperature                          | TJ                                                            | -40 to 150                   | °C   |
| Thermal Resistance Junction to Case Junction to Ambient | R <sub>θJC</sub>                                              | <1.0<br>TBD                  | °C/W |
| ESD Voltage                                             |                                                               |                              | V    |
| Human Body Model (Note 6) Machine Model (Note 7)        | V <sub>ESD1</sub>                                             | ±2000<br>±200                |      |
| Terminal Soldering Temperature (Note 8)                 | T <sub>SOLDER</sub>                                           | 240                          | °C   |

- 3. Exceeding voltage limits on IN[0:3], RST, FSI, CSNS, SI, SO, SCLK, CS, or FS terminals may cause a malfunction or permanent damage to the device.
- 4. Continuous high-side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required.
- 5. Active clamp energy using single-pulse method (L = 16 mH,  $R_L$  = 0  $\Omega$ ,  $V_{PWR}$  = 12 V,  $T_J$  = 150°C).
- 6. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ).
- 7. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ) and in accordance with the system module specification with a capacitor > 0.01  $\mu$ F connected from high-side outputs to GND.
- Terminal soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

#### STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                             | Symbol                  | Min  | Тур  | Max  | Unit |
|--------------------------------------------------------------------------------------------|-------------------------|------|------|------|------|
| POWER INPUT                                                                                |                         |      |      |      |      |
| Battery Supply Voltage Range                                                               | $V_{PWR}$               |      |      |      | V    |
| Fully Operational                                                                          |                         | 6.0  | _    | 27   |      |
| V <sub>PWR</sub> Operating Supply Current                                                  | I <sub>PWR(on)</sub>    |      |      |      | mA   |
| Outputs ON, $I_{HS[0:3]} = 0 A$                                                            |                         | -    | _    | 20   |      |
| V <sub>PWR</sub> Supply Current                                                            | I <sub>PWR(sby)</sub>   |      |      |      | mA   |
| Outputs OFF, Open Load Detection Disabled, WAKE > 0.7 $V_{\rm DD}$ ,                       |                         |      |      |      |      |
| RST = V <sub>LOGIC</sub> HIGH                                                              |                         | _    | _    | 5.0  |      |
| Sleep State Supply Current (V <sub>PWR</sub> < 14 V, <del>RST</del> < 0.5 V, WAKE < 0.5 V) | I <sub>PWR(sleep)</sub> |      |      |      | μА   |
| $T_J = 25^{\circ}C$                                                                        |                         | _    | _    | 10   |      |
| $T_J = 85^{\circ}C$                                                                        |                         | -    | -    | 50   |      |
| V <sub>DD</sub> Supply Voltage                                                             | V <sub>DD(on)</sub>     | 4.5  | 5.0  | 5.5  | V    |
| V <sub>DD</sub> Supply Current                                                             | I <sub>DD(on)</sub>     |      |      |      | mA   |
| No SPI Communication                                                                       |                         | _    | _    | 1.0  |      |
| 3.0 MHz SPI Communication                                                                  |                         | -    | -    | 5.0  |      |
| V <sub>DD</sub> Sleep State Current                                                        | I <sub>DD(sleep)</sub>  | -    | _    | 5.0  | μА   |
| Overvoltage Shutdown Threshold                                                             | V <sub>PWR(OV)</sub>    | 28   | 32   | 36   | V    |
| Overvoltage Shutdown Hysteresis                                                            | V <sub>PWR(OVHYS)</sub> | 0.2  | 0.8  | 1.5  | V    |
| Undervoltage Shutdown Threshold (Note 9)                                                   | V <sub>PWR(UV)</sub>    | 4.75 | 5.24 | 5.75 | V    |
| Undervoltage Hysteresis (Note 10)                                                          | V <sub>PWR(UVHYS)</sub> | -    | 0.25 | -    | V    |
| Undervoltage Power-ON Reset                                                                | V <sub>PWR(UVPOR)</sub> | -    | -    | 5.0  | V    |

- Output will automatically recover to instructed state when V<sub>PWR</sub> voltage is restored to normal so long as the V<sub>PWR</sub> degradation level did not
  go below the undervoltage power-ON reset threshold. This applies to all internal device logic that is supplied by V<sub>PWR</sub> and assumes that the
  external V<sub>DD</sub> supply is within specification.
- 10. This applies when the undervoltage fault is not latched (IN = 0).

#### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                             | Symbol                 | Min  | Тур      | Max  | Unit |
|--------------------------------------------------------------------------------------------|------------------------|------|----------|------|------|
| OUTPUTS HS0 AND HS1                                                                        |                        |      | <u> </u> |      |      |
| Output Drain-to-Source ON Resistance (I <sub>HS[0:1]</sub> = 10 A, T <sub>J</sub> = 25°C)  | R <sub>DS(ON)25</sub>  |      |          |      | mΩ   |
| V <sub>PWR</sub> = 6.0 V                                                                   |                        | _    | _        | 15   |      |
| V <sub>PWR</sub> = 10 V                                                                    |                        | _    | _        | 10   |      |
| V <sub>PWR</sub> = 13 V                                                                    |                        | _    | _        | 10   |      |
| Output Drain-to-Source ON Resistance (I <sub>HS[0:1]</sub> = 10 A, T <sub>J</sub> = 150°C) | R <sub>DS(ON)150</sub> |      |          |      | mΩ   |
| V <sub>PWR</sub> = 6.0 V                                                                   |                        | _    | _        | 26   |      |
| V <sub>PWR</sub> = 10 V                                                                    |                        | _    | _        | 17   |      |
| V <sub>PWR</sub> = 13 V                                                                    |                        | _    | _        | 17   |      |
| Output Source-to-Drain ON Resistance (Note 11)                                             | R <sub>SD(ON)</sub>    |      |          |      | mΩ   |
| $I_{HS}$ = 15 A, $T_J$ = 25°C, $V_{PWR}$ = -12 V                                           |                        | -    | 10       | 20   |      |
| Output Overcurrent High Detection Levels (9.0 V ≤ V <sub>PWR</sub> ≤ 16 V)                 |                        |      |          |      | Α    |
| SOCH = 0                                                                                   | I <sub>OCH0</sub>      | 80   | 100      | 120  |      |
| SOCH = 1                                                                                   | I <sub>OCH1</sub>      | 56   | 70       | 84   |      |
| Overcurrent Low Detection Levels (SOCL[2:0], 9.0 V $\leq$ V <sub>PWR</sub> $\leq$ 16 V)    |                        |      |          |      | Α    |
| 000                                                                                        | I <sub>OCL0</sub>      | 14.6 | 18.2     | 22.8 |      |
| 001                                                                                        | I <sub>OCL1</sub>      | 13.0 | 16.3     | 20.4 |      |
| 010                                                                                        | I <sub>OCL2</sub>      | 11.5 | 14.4     | 18   |      |
| 011                                                                                        | I <sub>OCL3</sub>      | 10.0 | 12.5     | 15.7 |      |
| 100                                                                                        | I <sub>OCL4</sub>      | 8.4  | 10.5     | 13.2 |      |
| 101                                                                                        | I <sub>OCL5</sub>      | 6.9  | 8.6      | 10.8 |      |
| 110                                                                                        | I <sub>OCL6</sub>      | 5.4  | 6.7      | 8.4  |      |
| 111                                                                                        | I <sub>OCL7</sub>      | 3.8  | 4.8      | 6.0  |      |
| Current Sense Ratio (9.0 V ≤ V <sub>PWR</sub> ≤ 16 V, CSNS ≤ 4.5 V)                        |                        |      |          |      | _    |
| DICR D2 = 0                                                                                | C <sub>SR0</sub>       | -    | 1/13000  | -    |      |
| DICR D2 = 1                                                                                | C <sub>SR1</sub>       | -    | 1/40000  | _    |      |
| Current Sense Ratio (C <sub>SR0</sub> ) Accuracy                                           | C <sub>SR0_ACC</sub>   |      |          |      | %    |
| Output Current                                                                             |                        |      |          |      |      |
| 5.0 A                                                                                      |                        | -20  | _        | 20   |      |
| 10 A                                                                                       |                        | -14  | _        | 14   |      |
| 12.5 A                                                                                     |                        | -13  | _        | 13   |      |
| 15 A                                                                                       |                        | -12  | _        | 12   |      |
| 20 A                                                                                       |                        | -13  | _        | 13   |      |
| 25 A                                                                                       |                        | -13  | _        | 13   |      |

#### Notes

11. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity V<sub>PWR</sub>.

#### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions  $4.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ ,  $6.0 \text{ V} \le \text{V}_{PWR} \le 27 \text{ V}$ ,  $-40^{\circ}\text{C} \le \text{T}_{J} \le 150^{\circ}\text{C}$  unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $\text{T}_{A}$  =  $25^{\circ}\text{C}$  under nominal conditions unless otherwise noted.

| Characteristic                                                                                   | Symbol                   | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|------|
| OUTPUTS HS0 AND HS1 (continued)                                                                  | - '                      |     | •   | •   |      |
| Current Sense Ratio (C <sub>SR1</sub> ) Accuracy                                                 | C <sub>SR1_ACC</sub>     |     |     |     | %    |
| Output Current                                                                                   |                          |     |     |     |      |
| 5.0 A                                                                                            |                          | -25 | _   | 25  |      |
| 10 A                                                                                             |                          | -19 | _   | 19  |      |
| 12.5 A                                                                                           |                          | -18 | _   | 18  |      |
| 15 A                                                                                             |                          | -17 | _   | 17  |      |
| 20 A                                                                                             |                          | -18 | _   | 18  |      |
| 25 A                                                                                             |                          | -18 | _   | 18  |      |
| Maximum Current Sense Clamp Voltage                                                              | V <sub>CL(MAXCSNS)</sub> |     |     |     | V    |
| I <sub>CSNS</sub> = 15 mA                                                                        | , ,                      | 4.5 | 6.0 | 7.0 |      |
| Open Load Detection Current (Note 12)                                                            | I <sub>OLDC</sub>        | 30  | _   | 100 | μА   |
| Output Fault Detection Threshold                                                                 | V <sub>OFD(THRES)</sub>  |     |     |     | V    |
| Output Programmed OFF                                                                            |                          | 2.0 | 3.0 | 4.0 |      |
| Output Negative Clamp Voltage                                                                    | V <sub>CL</sub>          |     |     |     | V    |
| $0.5 \text{ A} \le = I_{HS} \le = 2.0 \text{ A}$ , Output OFF                                    |                          | -20 | _   | _   |      |
| Overtemperature Shutdown (Note 13)                                                               | T <sub>SD</sub>          |     |     |     | °C   |
| T <sub>A</sub> = 125°C, Output OFF                                                               |                          | 150 | 175 | 190 |      |
| Overtemperature Shutdown Hysteresis (Note 13)                                                    | T <sub>SD(HYS)</sub>     | 5.0 | _   | 20  | °C   |
| OUTPUTS HS2 AND HS3                                                                              |                          |     |     |     |      |
| Output Drain-to-Source ON Resistance ( $I_{HS[2:3]} = 5.0 \text{ A}, T_J = 25^{\circ}\text{C}$ ) | R <sub>DS(ON)25</sub>    |     |     |     | mΩ   |
| $V_{PWR} = 6.0 \text{ V}$                                                                        |                          | -   | _   | 55  |      |
| V <sub>PWR</sub> = 10 V                                                                          |                          | _   | _   | 35  |      |
| V <sub>PWR</sub> = 13 V                                                                          |                          | _   | _   | 35  |      |
| Output Drain-to-Source ON Resistance (I <sub>HS[2:3]</sub> = 5.0 A, T <sub>J</sub> = 150°C)      | R <sub>DS(ON)150</sub>   |     |     |     | mΩ   |
| V <sub>PWR</sub> = 6.0 V                                                                         |                          | _   | _   | 94  |      |
| V <sub>PWR</sub> = 10 V                                                                          |                          | _   | _   | 60  |      |
| V <sub>PWR</sub> = 13 V                                                                          |                          | -   | _   | 60  |      |
| Output Source-to-Drain ON Resistance (Note 14)                                                   | R <sub>DS(ON)</sub>      |     |     |     | mΩ   |
| I <sub>HS</sub> = 15 A, T <sub>J</sub> = 25°C, V <sub>PWR</sub> = -12 V                          |                          | -   | 35  | 70  |      |
| Output Overcurrent High Detection Levels (9.0 V ≤ V <sub>PWR</sub> ≤ 16 V)                       |                          |     |     |     | А    |
| SOCH = 0                                                                                         | I <sub>OCH0</sub>        | 40  | 50  | 62  |      |
| SOCH = 1                                                                                         | I <sub>OCH1</sub>        | 28  | 35  | 43  |      |

- 12. Output OFF Open Load Detection Current is the current required to flow through the load for the purpose of detecting the existence of an open load condition when the specific output is commanded OFF.
- 13. Guaranteed by process monitoring. Not production tested.
- 14. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity V<sub>PWR</sub>.

#### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                    | Symbol                   | Min | Тур     | Max | Unit |
|-----------------------------------------------------------------------------------|--------------------------|-----|---------|-----|------|
| OUTPUTS HS2 AND HS3 (continued)                                                   |                          |     | •       | I   | 1    |
| Overcurrent Low Detection Levels (SOCL[2:0], 9.0 V ≤ V <sub>PWR</sub> ≤ 16 V)     |                          |     |         |     | Α    |
| 000                                                                               | I <sub>OCL0</sub>        | 7.2 | 9.1     | 11  |      |
| 001                                                                               | I <sub>OCL1</sub>        | 6.5 | 8.15    | 9.8 |      |
| 010                                                                               | I <sub>OCL2</sub>        | 5.7 | 7.2     | 8.7 |      |
| 011                                                                               | I <sub>OCL3</sub>        | 5.0 | 6.25    | 7.5 |      |
| 100                                                                               | I <sub>OCL4</sub>        | 4.2 | 5.25    | 6.3 |      |
| 101                                                                               | I <sub>OCL5</sub>        | 3.4 | 4.3     | 5.2 |      |
| 110                                                                               | I <sub>OCL6</sub>        | 2.6 | 3.35    | 4.1 |      |
| 111                                                                               | I <sub>OCL7</sub>        | 1.9 | 2.4     | 2.9 |      |
| Current Sense Ratio (9.0 V ≤ V <sub>PWR</sub> ≤ 16 V, CSNS ≤ 4.5 V)               |                          |     |         |     | _    |
| DICR D2 = 0                                                                       | C <sub>SR2</sub>         | _   | 1/6500  | _   |      |
| DICR D2 = 1                                                                       | C <sub>SR3</sub>         | -   | 1/20000 | _   |      |
| Current Sense Ratio (C <sub>SR2</sub> ) Accuracy                                  | C <sub>SR2_ACC</sub>     |     |         |     | %    |
| Output Current                                                                    |                          |     |         |     |      |
| 2.0 A                                                                             |                          | -20 | _       | 20  |      |
| 5.0 A                                                                             |                          | -14 | -       | 14  |      |
| 10 A                                                                              |                          | -13 | _       | 13  |      |
| 12.5 A                                                                            |                          | -12 | -       | 12  |      |
| 15 A                                                                              |                          | -13 | -       | 13  |      |
| 20 A                                                                              |                          | -13 | -       | 13  |      |
| Current Sense Ratio (C <sub>SR3</sub> ) Accuracy                                  | C <sub>SR3_ACC</sub>     |     |         |     | %    |
| Output Current                                                                    |                          |     |         |     |      |
| 5.0 A                                                                             |                          | -25 | _       | 25  |      |
| 10 A                                                                              |                          | -19 | _       | 19  |      |
| 12.5 A                                                                            |                          | -18 | _       | 18  |      |
| 15 A                                                                              |                          | -17 | -       | 17  |      |
| 20 A                                                                              |                          | -18 | _       | 18  |      |
| 25 A                                                                              |                          | -18 | _       | 18  |      |
| Maximum Current Sense Clamp Voltage                                               | V <sub>CL(MAXCSNS)</sub> |     |         |     | V    |
| I <sub>CSNS</sub> = 15 mA                                                         |                          | 4.5 | 6.0     | 7.0 |      |
| Open Load Detection Current (Note 15)                                             | I <sub>OLDC</sub>        | 30  | -       | 100 | μА   |
| Output Fault Detection Threshold                                                  | V <sub>OFD(THRES)</sub>  |     |         |     | V    |
| Output Programmed OFF                                                             |                          | 2.0 | 3.0     | 4.0 |      |
| Output Negative Clamp Voltage                                                     | V <sub>CL</sub>          |     |         |     | V    |
| $0.5 \text{ A} \le \text{I}_{HS} \le \text{= } 2.0 \text{ A}, \text{ Output OFF}$ |                          | -20 | _       | _   |      |
| Overtemperature Shutdown (Note 16)                                                | T <sub>SD</sub>          |     |         |     | °C   |
| T <sub>A</sub> = 125°C, Output OFF                                                | 35                       | 150 | 175     | 190 |      |
| Overtemperature Shutdown Hysteresis (Note 16)                                     | Tenuve                   | 5.0 | _       | 20  | °C   |
| Overtemperature Shutdown Hysteresis (Note 16)                                     | T <sub>SD(HYS)</sub>     | 5.0 | _       | 20  | °C   |

- 15. Output OFF Open Load Detection Current is the current required to flow through the load for the purpose of detecting the existence of an open load condition when the specific output is commanded OFF.
- 16. Guaranteed by process monitoring. Not production tested.

#### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                                                          | Symbol                        | Min                | Тур            | Max                | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|----------------|--------------------|------|
| CONTROL INTERFACE                                                                                                                                       |                               |                    |                |                    |      |
| Input Logic High Voltage (Note 17)                                                                                                                      | V <sub>IH</sub>               | 0.7V <sub>DD</sub> | _              | _                  | V    |
| Input Logic Low Voltage (Note 17)                                                                                                                       | V <sub>IL</sub>               | _                  | _              | 0.2V <sub>DD</sub> | V    |
| Input Logic Voltage Hysteresis (Note 17)                                                                                                                | V <sub>IN(HYS)</sub>          | 100                | 350            | 750                | mV   |
| Input Logic Pull-Down Current (SCLK, IN, SI, IN[0:3])                                                                                                   | I <sub>DWN</sub>              | 5.0                | -              | 20                 | μА   |
| RST Input Voltage Range                                                                                                                                 | V <sub>RST</sub>              | 4.5                | 5.0            | 5.5                | V    |
| SO, FS Tri-State Capacitance (Note 18)                                                                                                                  | C <sub>SO</sub>               | _                  | -              | 20                 | pF   |
| Input Logic Pull-Down Resistor (RST) and WAKE                                                                                                           | I <sub>DWN</sub>              | 100                | 200            | 400                | kΩ   |
| Input Capacitance (Note 19)                                                                                                                             | C <sub>IN</sub>               | _                  | 4.0            | 12                 | pF   |
| Wake Input Clamp Voltage (Note 20) I <sub>CL(WAKE)</sub> < 2.5 mA                                                                                       | V <sub>CL(WAKE)</sub>         | 7.0                | _              | 14                 | V    |
| Wake Input Forward Voltage I <sub>CL(WAKE)</sub> = -2.5 mA                                                                                              | V <sub>F(WAKE)</sub>          | -2.0               | -              | -0.3               | V    |
| SO High-State Output Voltage I <sub>OH</sub> = 1.0 mA                                                                                                   | V <sub>SOH</sub>              | 0.8V <sub>DD</sub> | -              | -                  | V    |
| FS, SO Low-State Output Voltage  I <sub>OL</sub> = -1.6 mA                                                                                              | V <sub>SOL</sub>              | -                  | 0.2            | 0.4                | V    |
| SO Tri-State Leakage Current  CS ≥ 0.7 V <sub>DD</sub>                                                                                                  | I <sub>SO(LEAK)</sub>         | -5.0               | 0              | 5.0                | μА   |
| Input Logic Pull-Up Current (Note 21)  CS, V <sub>IN</sub> > 0.7 V <sub>DD</sub>                                                                        | I <sub>UP</sub>               | 5.0                | _              | 20                 | μА   |
| FSI Input terminal External Pull-Down Resistance (Note 22) FSI Disabled, HS[0:3] Indeterminate FSI Enabled, all HS OFF FSI Enabled, HS0 ON, HS[1:3] OFF | RFS RFSdis RFSoffoff RFSonoff | -<br>6.0<br>15     | 0<br>6.5<br>17 | 1.0<br>7.0<br>19   | kΩ   |
| FSI Enabled, HS0 and HS2 ON, HS1 and HS3 OFF                                                                                                            | RFSonon                       | 30                 | Infinite       | -                  |      |

- 17. Upper and lower logic threshold voltage range applies to SI,  $\overline{\text{CS}}$ , SCLK,  $\overline{\text{RST}}$ , IN[0:3], and WAKE input signals. The WAKE and  $\overline{\text{RST}}$  signals may be supplied by a derived voltage referenced to V<sub>PWR</sub>.
- 18. Parameter is guaranteed by process monitoring but is not production tested.
- 19. Input capacitance of SI,  $\overline{\text{CS}}$ , SCLK,  $\overline{\text{RST}}$ , and WAKE. This parameter is guaranteed by process monitoring but is not production tested.
- 20. The current must be limited by a series resistance when using voltages > 7.0 V.
- 21. Pull-up current is with  $\overline{\text{CS}}$  OPEN.  $\overline{\text{CS}}$  has an active internal pull-up to  $V_{DD}$ .
- 22. The selection of the RFS must take into consideration the tolerance, temperature coefficient and lifetime duration to assure that the resistance value will always be within the desired (specified) range.

#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                | Symbol                     | Min                      | Тур                      | Max                      | Unit |
|---------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------|--------------------------|--------------------------|------|
| POWER OUTPUT TIMING HS0, HS1, HS2, AND HS3                                                                    | 1                          |                          |                          |                          |      |
| Output Rising Slow Slew Rate A (DICR D3 = 0) (Note 23)<br>9.0 V < V <sub>PWR</sub> < 16 V                     | SR <sub>RA_SLOW</sub>      | 0.1                      | 0.3                      | 0.5                      | V/μs |
| Output Rising Slow Slew Rate B (DICR D3 = 0) (Note 24) $9.0 \text{ V} < \text{V}_{\text{PWR}} < 16 \text{ V}$ | SR <sub>RB_SLOW</sub>      | 0.015                    | 0.05                     | 0.15                     | V/µs |
| Output Rising Fast Slew Rate A (DICR D3 = 1) (Note 23)<br>9.0 V < V <sub>PWR</sub> < 16 V                     | SR <sub>RA_FAST</sub>      | 0.2                      | 0.5                      | 1.5                      | V/µs |
| Output Rising Fast Slew Rate B (DICR D3 = 1) (Note 24)<br>9.0 V < V <sub>PWR</sub> < 16 V                     | SR <sub>RB_FAST</sub>      | 0.015                    | 0.05                     | 0.5                      | V/µs |
| Output Falling Slow Slew Rate A (DICR D3 = 0) (Note 23)<br>9.0 V < V <sub>PWR</sub> < 16 V                    | SR <sub>FA_SLOW</sub>      | 0.1                      | 0.3                      | 0.5                      | V/µs |
| Output Falling Slow Slew Rate B (DICR D3 = 0) (Note 24)<br>9.0 V < V <sub>PWR</sub> < 16 V                    | SR <sub>FB_SLOW</sub>      | 0.015                    | 0.05                     | 0.15                     | V/µs |
| Output Falling Fast Slew Rate A (DICR D3 = 1) (Note 23)<br>9.0 V < V <sub>PWR</sub> < 16 V                    | SR <sub>FA_FAST</sub>      | 0.4                      | 1.0                      | 2.0                      | V/µs |
| Output Falling Fast Slew Rate B (DICR D3 = 1) (Note 24)<br>9.0 V < V <sub>PWR</sub> < 16 V                    | SR <sub>FB_FAST</sub>      | 0.05                     | 0.175                    | 0.6                      | V/µs |
| Output Turn-ON Delay Time in Fast/Slow Slew Rate (Note 25) DICR = 0, DICR = 1                                 | t <sub>DLY(ON)</sub>       | 2.0                      | 30                       | 200                      | μS   |
| Output Turn-OFF Delay Time in Slow Slew Rate Mode (Note 26) DICR = 0                                          | t <sub>DLY_SLOW(OFF)</sub> | 40                       | 460                      | 1000                     | μS   |
| Output Turn-OFF Delay Time in Fast Slew Rate Mode (Note 26) DICR = 1                                          | t <sub>DLY_FAST(OFF)</sub> | 20                       | 120                      | 400                      | μS   |
| Direct Input Switching Frequency (DICR D3 = 0)                                                                | f <sub>PWM</sub>           | _                        | _                        | 300                      | Hz   |
| Overcurrent Low Detection Blanking Time (OCLT[1:0]) 00 01 10 11                                               | toclo tocl1 tocl2 tocl3    | 108<br>434<br>55<br>0.08 | 155<br>620<br>75<br>0.15 | 202<br>806<br>95<br>0.25 | ms   |

- 23. Rise and Fall Slew Rates A measured across a 5.0  $\Omega$  resistive load at high-side output = 0.5 V to V<sub>PWR</sub>-3.5 V (see <u>Figure 2</u>, page 14). These parameters are guaranteed by process monitoring.
- 24. Rise and Fall Slew Rates B measured across a 5.0  $\Omega$  resistive load at high-side output = 0.5 V to V<sub>PWR</sub>-3.5 V (see <u>Figure 2</u>). These parameters are guaranteed by process monitoring.
- 25. Turn-ON delay time measured from rising edge of any signal (IN[0:3], SCLK,  $\overline{\text{CS}}$ ) that would turn the output ON to V<sub>HS</sub> = 0.5 V with R<sub>L</sub> = 5.0  $\Omega$
- 26. Turn-OFF delay time measured from falling edge of any signal (IN[0:3], SCLK,  $\overline{\text{CS}}$ ) that would turn the output OFF to V<sub>HS</sub> = V<sub>PWR</sub>-0.5 V with R<sub>L</sub> = 5.0  $\Omega$  resistive load.

#### **DYNAMIC ELECTRICAL CHARACTERISTICS (continued)**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                   | Symbol                                                                      | Min                        | Тур                        | Max                        | Unit |
|--------------------------------------------------|-----------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|------|
| POWER OUTPUT TIMING HS0, HS1, HS2, AND HS3 (cont | tinued)                                                                     |                            |                            |                            |      |
| Overcurrent High Detection Blanking Time         | t <sub>OCH</sub>                                                            | 1.0                        | 10                         | 20                         | μS   |
| CS to CSNS Valid Time (Note 27)                  | CNS <sub>VAL</sub>                                                          | _                          | -                          | 10                         | μs   |
| Watchdog Timeout (WD[1:0]) (Note 28) 00 01 10 11 | t <sub>WDTO0</sub> t <sub>WDTO1</sub> t <sub>WDTO2</sub> t <sub>WDTO3</sub> | 496<br>248<br>2000<br>1000 | 620<br>310<br>2500<br>1250 | 806<br>403<br>3250<br>1625 | ms   |

- 27. Time necessary for the CSNS to be with ±5% of the targeted value.
- 28. Watchdog timeout delay measured from the rising edge of WAKE or RST from a sleep state condition, to output turn-ON with the output driven OFF and FSI floating. The values shown are for WDR setting of [00]. The accuracy of two is consistent for all configured watchdog timeouts.

#### **DYNAMIC ELECTRICAL CHARACTERISTICS (continued)**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                  | Symbol                | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| SPI INTERFACE CHARACTERISTICS                                                                                   |                       |     |     |     |      |
| Maximum Frequency of SPI Operation                                                                              | f <sub>SPI</sub>      | _   | _   | 3.0 | MHz  |
| Required Low State Duration for RST (Note 29)                                                                   | t <sub>WRST</sub>     | -   | 50  | 350 | ns   |
| Rising Edge of $\overline{\text{CS}}$ to Falling Edge of $\overline{\text{CS}}$ (Required Setup Time) (Note 30) | t <sub>cs</sub>       | -   | _   | 300 | ns   |
| Rising Edge of RST to Falling Edge of CS (Required Setup Time) (Note 30)                                        | t <sub>ENBL</sub>     | -   | -   | 5.0 | μS   |
| Falling Edge of $\overline{\text{CS}}$ to Rising Edge of SCLK (Required Setup Time) (Note 30)                   | t <sub>LEAD</sub>     | -   | 50  | 167 | ns   |
| Required High State Duration of SCLK (Required Setup Time) (Note 30)                                            | t <sub>WSCLKh</sub>   | -   | _   | 167 | ns   |
| Required Low State Duration of SCLK (Required Setup Time) (Note 30)                                             | t <sub>WSCLKI</sub>   | -   | _   | 167 | ns   |
| Falling Edge of SCLK to Rising Edge of $\overline{\text{CS}}$ (Required Setup Time) (Note 30)                   | t <sub>LAG</sub>      | -   | 50  | 167 | ns   |
| SI to Falling Edge of SCLK (Required Setup Time) (Note 31)                                                      | t <sub>SI(SU)</sub>   | -   | 25  | 83  | ns   |
| Falling Edge of SCLK to SI (Required Setup Time) (Note 31)                                                      | t <sub>SI(HOLD)</sub> | -   | 25  | 83  | ns   |
| SO Rise Time $C_L = 200 \text{ pF}$                                                                             | t <sub>RSO</sub>      | _   | 25  | 50  | ns   |
| SO Fall Time  C <sub>L</sub> = 200 pF                                                                           | t <sub>FSO</sub>      | _   | 25  | 50  | ns   |
| SI, $\overline{\text{CS}}$ , SCLK, Incoming Signal Rise Time (Note 31)                                          | t <sub>RSI</sub>      | -   | _   | 50  | ns   |
| SI, CS, SCLK, Incoming Signal Fall Time (Note 31)                                                               | t <sub>FSI</sub>      | _   | _   | 50  | ns   |
| Time from Falling Edge of $\overline{\text{CS}}$ to SO Low Impedance (Note 32)                                  | t <sub>SO(EN)</sub>   | _   | _   | 145 | ns   |
| Time from Rising Edge of CS to SO High Impedance (Note 33)                                                      | t <sub>SO(DIS)</sub>  | _   | 65  | 145 | ns   |
| Time from Rising Edge of SCLK to SO Data Valid (Note 34) $0.2~V_{DD} \leq SO \geq 0.8~V_{DD},~C_L = 200~pF$     | t <sub>VALID</sub>    | _   | 65  | 105 | ns   |

- 29. RST low duration measured with outputs enabled and going to OFF or disabled condition.
- 30. Maximum setup time required for the 33892 is the minimum guaranteed time needed from the microcontroller.
- 31. Rise and Fall time of incoming SI,  $\overline{CS}$ , and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.
- 32. Time required for output status data to be available for use at SO. 1.0 k $\Omega$  on pull-up on  $\overline{\text{CS}}$ .
- 33. Time required for output status data to be terminated at SO. 1.0 k $\Omega$  on pull-up on  $\overline{\text{CS}}$ .
- 34. Time required to obtain valid data out from SO following the rise of SCLK.

### **Timing Diagrams**



Figure 2. Output Slew Rate and Time Delays



Figure 3. Overcurrent Shutdown



Figure 4. Overcurrent Low and High Detection



Figure 5. Input Timing Switching Characteristics



Figure 6. SCLK Waveform and Valid SO Data Delay Time

#### SYSTEM/APPLICATION INFORMATION

#### INTRODUCTION

The 33892 is one in a family of devices designed for low-voltage automotive and industrial lighting and motor control applications. Its four low  $R_{DS(ON)}$  MOSFETs (two 10  $m\Omega$ , two 35  $m\Omega$ ) can control the high sides of four separate resistive or inductive loads or serve as high-side switches for a pair of DC motors.

Programming, control, and diagnostics are accomplished using a 16-bit SPI interface. Additionally, each output has its

own parallel input for PWM control if desired. The 33892 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush or motor stall intervals. Such programmability allows tight control of fault currents and can protect wiring harnesses and circuit boards as well as loads.

The 33892 is packaged in a power-enhanced 10 x 10 PQFN package with exposed tabs.

#### **FUNCTIONAL DESCRIPTION**

#### **SPI Protocol Description**

The SPI interface has a full duplex, three-wire synchronous data transfer with four I/O lines associated with it: Serial Input (SI), Serial Output (SO), Serial Clock (SCLK), and Chip Select  $(\overline{\text{CS}})$ .

The SI/SO terminals of the 33892 follow a first-in first-out (D15 to D0) protocol, with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 5.0 V CMOS logic levels.

The SPI lines perform the following functions:

#### Serial Input (SI)

This is a serial interface (SI) command data input terminal. Each SI bit is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI terminal, starting with D15 to D0. The internal registers of the 33892 are configured and controlled using a 5-bit addressing scheme described in Table 1, page 18. Register addressing and configuration are described in Table 2, page 19. The SI input has an internal pulldown, I<sub>DWN</sub>.

#### Serial Output (SO)

The SO data terminal is a tri-stateable output from the shift register. The SO terminal remains in a high-impedance state until the  $\overline{\text{CS}}$  terminal is put into a logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, and the state of the key inputs. The SO terminal changes state on the rising edge of SCLK and reads out on the falling edge of SCLK. Fault and input status descriptions are provided in Table 9, page 22.

#### Serial Clock (SCLK)

The SCLK terminal clocks the internal shift registers of the 33892 device. The serial input (SI) terminal accepts data into the input shift register on the falling edge of the SCLK signal while the serial output (SO) terminal shifts data information out of the SO line driver on the rising edge of the SCLK signal. It is important the SCLK terminal be in a logic low state whenever  $\overline{\text{CS}}$  makes any transition. For this reason, it is recommended the SCLK terminal be in a logic [0] whenever the device is not accessed ( $\overline{\text{CS}}$  logic [1] state). SCLK has an internal pull-down. When  $\overline{\text{CS}}$  is logic [1], signals at the SCLK and SI terminals are ignored and SO is tri-stated (high impedance) (see Figure 7, page 18).

#### Chip Select (CS)

The  $\overline{\text{CS}}$  terminal enables communication with the master microcontroller (MCU). When this terminal is in a logic [0] state, the device is capable of transferring information to, and receiving information from, the MCU. The 33892 latches in data from the Input Shift registers to the addressed registers on the rising edge of  $\overline{\text{CS}}$ . The 33892 transfers status information from the power output to the Shift register on the falling edge of  $\overline{\text{CS}}$ . The SO output driver is enabled when  $\overline{\text{CS}}$  is logic [0].  $\overline{\text{CS}}$  should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0].  $\overline{\text{CS}}$  has an internal pull-up, I<sub>UP</sub>.



Notes 1. RST is a logic [1] state during the above operation.

- 2. D15-D0 relate to the most recent ordered entry of data into the device.
- 3. OD15-OD0 relate to the first 16 bits of ordered fault and status data out of the device.

Figure 7. Single 16-Bit Word SPI Communication

#### **Serial Input Communication**

SPI communication is accomplished using 16-bit messages. A message is transmitted by the MCU starting with the MSB D15 and ending with the LSB, D0 (<u>Table 1</u>). Each incoming command message on the SI terminal can be interpreted using the following bit assignments: the MSB, D15, is the watchdog bit. In some cases, output channel selection is done with bits D12–D11. The next three bits, D10–D8, are used to select the command register. The remaining five bits, D4–D0, are used to configure and control the outputs and their protection features.

Multiple messages can be transmitted in succession to accommodate those applications where daisy chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of 16 bits. Any attempt made to latch in a message that is not 16 bits will be ignored.

The 33892 has defined registers, which are used to configure the device and to control the state of the outputs. <u>Table 2</u>, page 19, summarizes the SI registers.

Table 1. SI Message Bit Assignment

| Bit Sig | SI Msg Bit | Message Bit Description                                                                          |
|---------|------------|--------------------------------------------------------------------------------------------------|
| MSB     | D15        | Watchdog in: toggled to satisfy watchdog requirements.                                           |
|         | D14-D15    | Not used.                                                                                        |
|         | D12-D11    | Register address bits used in some cases for output channel selection.                           |
|         | D10-D8     | Register address bits.                                                                           |
|         | D7-D5      | Not used.                                                                                        |
|         | D4-D1      | Used to configure the inputs, outputs, and the device protection features and SO status content. |
| LSB     | D0         | Used to configure the inputs, outputs, and the device protection features and SO status content. |

Table 2. Serial Input Address and Configuration Bit Map

| SI Posistor | SI Data |     |     |                |                |     |    |    |    |    |    |      |                                        |             |           |          |
|-------------|---------|-----|-----|----------------|----------------|-----|----|----|----|----|----|------|----------------------------------------|-------------|-----------|----------|
| SI Register | D15     | D14 | D13 | D12            | D11            | D10 | D9 | D8 | D7 | D6 | D5 | D4   | D3                                     | D2          | D1        | D0       |
| STATR       | WDIN    | х   | х   | х              | х              | 0   | 0  | 0  | Х  | Х  | х  | SOA4 | SOA3                                   | SOA2        | SOA1      | SOA0     |
| OCR0        | WDIN    | х   | х   | х              | 0              | 0   | 0  | 1  | Х  | Х  | х  | х    | IN_SPI3                                | IN_SPI2     | IN_SPI1   | IN_SPI0  |
| OCR1        | WDIN    | х   | х   | х              | 1              | 0   | 0  | 1  | Х  | Х  | Х  | х    | CSNS EN3                               | CSNS EN2    | CSNS EN1  | CSNS EN0 |
| SOCHLR_s    | WDIN    | х   | х   | A <sub>1</sub> | A <sub>0</sub> | 0   | 1  | 0  | х  | х  | х  | х    | SOCH_s                                 | SOCL2_s     | SOCL1_s   | SOCL0_s  |
| CDTOLR_s    | WDIN    | х   | х   | A <sub>1</sub> | A <sub>0</sub> | 0   | 1  | 1  | х  | х  | х  | х    | OL_DIS_s                               | OCL_DIS_s   | OCLT1_s   | OCLT0_s  |
| DICR_s      | WDIN    | х   | х   | A <sub>1</sub> | A <sub>0</sub> | 1   | 0  | 0  | х  | х  | х  | х    | FAST_SR_s                              | CSNS_high_s | DIR_DIS_s | A/O_s    |
| UOVR        | WDIN    | Х   | Х   | Х              | 0              | 1   | 0  | 1  | Х  | Х  | Х  | х    | х                                      | х           | UV_DIS    | OV_DIS   |
| WDR         | WDIN    | Х   | Х   | Х              | 1              | 1   | 0  | 1  | Х  | Х  | Х  | х    | х                                      | х           | WD1       | WD0      |
| NAR         | WDIN    | х   | х   | х              | х              | 1   | 1  | 0  | Х  | Х  | Х  | х    | No Action (Allow Toggling of D15–WDIN) |             |           |          |
| TEST        | WDIN    | Х   | Х   | Х              | Х              | 1   | 1  | 1  | Х  | Х  | Х  | х    | Motorola Internal Use (Test)           |             |           |          |

x=Don't care.

#### **Device Register Addressing**

The following section describes the possible register addresses and their impact on device operation.

#### Address xx000—Status Register (STATR)

The STATR register is used to read the device status and the various configuration register contents without disrupting the device operation or the register contents. The register bits D[4:0] determine the content of the first sixteen bits of SO data. In addition to the device status, this feature provides the ability to read the content of the OCR0, OCR1, SOCHLR, CDTOLR, DICR, UOVR, WDR, and NAR registers. (Refer to the section entitled Serial Output Communication (Device Status Return Data) beginning on page 21.)

#### Address x0001—Output Control Register (OCR0)

The OCR0 register allows the MCU to control the ON/OFF state of four outputs through the SPI. Incoming message bit D[3:0] reflects the desired states of the four high-side outputs (IN\_SPI), respectively. A logic [1] enables the corresponding output switch and a logic [0] turns it OFF.

#### Address x1001—Output Control Register (OCR1)

Incoming message bit D[3:0] reflects the desired channel that will be mirrored on the Current Sense (CSNS) terminal. A logic [1] on message bit D[3:0] enables the CSNS terminal for the outputs HS3–HS0, respectively. In the event that the

current sense is enabled for multiple outputs, the current will be summed. In the event that all bits D[3:0] are logic [0], the output CSNS will then tri-stated. This is useful when several CSNS terminals of several devices share the same A/D converter.

# Address $A_1A_0010$ —Select Overcurrent High and Low Register (SOCHLR\_s)

The SOCHLR\_s register allows the MCU to configure the output overcurrent low and high detection levels, respectively. Each output "s" is independently selected for configuration based on the state of the D12–D11 bits (Table 3).

**Table 3. Channel Selection** 

| A <sub>1</sub> (D12) | A <sub>0</sub> (D11) | HS_s |
|----------------------|----------------------|------|
| 0                    | 0                    | HS0  |
| 0                    | 1                    | HS1  |
| 1                    | 0                    | HS2  |
| 1                    | 1                    | HS3  |

Each output can be configured to different levels. In addition to protecting the device, this slow blow fuse emulation feature can be used to optimize the load requirements matching system characteristics. Bits D2–D0 set the overcurrent low detection level to one of eight possible levels, as shown in <a href="Table 4">Table 4</a>, page 20. Bit D3 sets the overcurrent high detection level to one of two levels, as outlined in <a href="Table 5">Table 5</a>, page 20.

s=Output selection with the bits  $A_1A_0$  as defined in <u>Table 3</u>.

**Table 4. Overcurrent Low Detection Levels** 

| SOCL2_s* | SOCL1_s* | SOCL0_s* | Overcurrent Low<br>Detection (Amperes) |            |  |  |
|----------|----------|----------|----------------------------------------|------------|--|--|
| (D2)     | (D1)     | (D0)     | HS0 or HS1                             | HS2 or HS3 |  |  |
| 0        | 0        | 0        | 18.2                                   | 9.1        |  |  |
| 0        | 0        | 1        | 16.3                                   | 8.15       |  |  |
| 0        | 1        | 0        | 14.4                                   | 7.2        |  |  |
| 0        | 1        | 1        | 12.5                                   | 6.25       |  |  |
| 1        | 0        | 0        | 10.5                                   | 5.25       |  |  |
| 1        | 0        | 1        | 8.6                                    | 4.3        |  |  |
| 1        | 1        | 0        | 6.7                                    | 3.35       |  |  |
| 1        | 1        | 1        | 4.8                                    | 2.4        |  |  |

<sup>\* &</sup>quot;\_s" refers to the channel, which is selected through bits D12–D11; refer to <u>Table 3</u>, page 19.

Table 5. Overcurrent High Detection Levels

| SOCH_s* (D3) | Overcurrent High Detection (Amperes) |            |  |  |  |  |  |
|--------------|--------------------------------------|------------|--|--|--|--|--|
|              | HS0 or HS1                           | HS2 or HS3 |  |  |  |  |  |
| 0            | 100                                  | 50         |  |  |  |  |  |
| 1            | 70                                   | 35         |  |  |  |  |  |

<sup>\* &</sup>quot;\_s" refers to the channel, which is selected through bits D12–D11; refer to Table 3, page 19.

# Address $A_1A_0$ 011—Current Detection Time and Open Load Register (CDTOLR)

The CDTOLR register is used by the MCU to determine the amount of time the 33892 will allow an overcurrent low condition before an output latches OFF. Each output is independently selected for configuration based on  $A_1A_0$ , which are the state of the D12–D11 bits (refer to Table 3, page 19).

Bits D1–D0 (OCLT[1:0]\_s) allow the MCU to select one of four overcurrent fault blanking times defined in <u>Table 6</u>. Note that these timeouts apply only to the overcurrent low detection levels. If the selected overcurrent high level is reached, the device will latch off within 20  $\mu s$ .

Table 6. Overcurrent Low Detection
Blanking Time

| OCLT[1:0]_s* | Timing |
|--------------|--------|
| 00           | 155 ms |
| 01           | 620 ms |
| 10           | 75 ms  |
| 11           | 150 μs |

<sup>\* &</sup>quot;\_s" refers to the channel, which is selected through bits D12–D11; refer to <u>Table 3</u>, page 19.

A logic [1] on bit D2 (OCL\_DIS\_s) disables the overcurrent low detection feature. When disabled, there is no timeout for the selected output and the overcurrent low detection feature is disabled.

A logic [1] on bit D3 (OL\_DIS\_s) disables the open load (OL) detection feature for the channel corresponding to the state of bits D12–D11.

#### Address A<sub>1</sub>A<sub>0</sub>100—Direct Input Control Register (DICR)

The DICR register is used by the MCU to enable, disable, or configure the direct IN terminal control of each output. Each output is independently selected for configuration based on the state bits D12–D11 (refer to <u>Table 3</u>, page 19).

For the selected output, a logic [0] on bit D1 (DIR\_DIS\_s) will enable the output for direct control. A logic [1] on bit D1 will disable the output from direct control.

While addressing this register, if the Input was enabled for direct control, a logic [1] for the D0 (A/O\_s) bit will result in a Boolean AND of the IN terminal with its corresponding IN\_SPI D[4:0] message bit when addressing OCR0. Similarly, a logic [0] on the D0 terminal results in a Boolean OR of the IN terminal to the corresponding message bits when addressing the OCR0. This register is especially useful if several loads are required to be independently PWM controlled. For example, the IN terminals of several devices can be configured to operate all of the outputs with one PWM output from the MCU. If each output is then configured to be Boolean ANDed to its respective IN terminal, each output can be individually turned OFF by SPI while controlling all of the outputs, commanded on with the single PWM output.

A logic [1] on bit D2 (CSNS\_high\_s) is used to select the high ratio on the CSNS terminal for the selected output. The default value [0] is used to select the low ratio (<u>Table 7</u>).

Table 7. Current Sense Ratio

| CSNS high s* (D2)  | Current Sense Ratio |            |  |  |  |
|--------------------|---------------------|------------|--|--|--|
| C3N3_IIIgII_5 (D2) | HS0 or HS1          | HS2 or HS3 |  |  |  |
| 0                  | 1/13000             | 1/6500     |  |  |  |
| 1                  | 1/40000             | 1/20000    |  |  |  |

<sup>\* &</sup>quot;\_s" refers to the channel, which is selected through bits D12–D11; refer to <u>Table 3</u>, page 19.

A logic [1] on bit D3 (FAST\_SR\_s) is used to select the high speed slew rate for the selected output, the default value [0] corresponds to the low speed slew rate

# Address x0101—Undervoltage/Overvoltage Register (UOVR)

The UOVR register disables the undervoltage (D1) and/or overvoltage (D0) protection. When these two bits are [0], the under- and overvoltage are active (default value).

#### Address x1101— Watchdog Register (WDR)

The WDR register is used by the MCU to configure the Watchdog timeout. The Watchdog timeout is configured using bits D1 and D0. When D1 and D0 bits are programmed for the desired watchdog timeout period (<u>Table 8</u>), the WDSPI bit should be toggled as well, ensuring the new timeout period is programmed at the beginning of a new count sequence.

**Table 8. Watchdog Timeout** 

| WD[1:0] (D1, D0) | Timing (ms) |
|------------------|-------------|
| 00               | 620         |
| 01               | 310         |
| 10               | 2500        |
| 11               | 1250        |

#### Address xx110—No Action Register (NAR)

The NAR register can be used to no-operation fill SPI data packets in a daisy-chain SPI configuration. This would allow devices to be unaffected by commands being clocked over a daisy-chained SPI configuration. By toggling the WD bit (D15) the watchdog circuitry would continue to be reset while no programming or data read back functions are being requested from the device.

#### Address xx111—TEST

The TEST register is reserved for test and is not accessible with SPI during normal operation.

# Serial Output Communication (Device Status Return Data)

When the  $\overline{\text{CS}}$  terminal is pulled low, the output register is loaded. Meanwhile, the data is clocked out MSB- (OD15-) first as the new message data is clocked into the SI terminal. The first sixteen bits of data clocking out of the SO, and following a  $\overline{\text{CS}}$  transition, is dependent upon the previously written SPI word.

Any bits clocked out of the Serial Output (SO) terminal after the first 16 bits will be representative of the initial message bits clocked into the SI terminal since the  $\overline{\text{CS}}$  terminal first transitioned to a logic [0]. This feature is useful for daisy chaining devices as well as message verification.

A valid message length is determined following a  $\overline{\text{CS}}$  transition of [0] to [1]. If there is a valid message length, the data is latched into the appropriate registers. A valid message length is a multiple of 16 bits. At this time, the SO terminal is tri-stated and the fault status register is now able to accept new fault status information.

SO data will represent information ranging from fault status to register contents, user selected by writing to the STATR bits OD4, OD3, OD2, OD1, and OD0. The value of the previous bits SOA4 and SOA3 will determine which output the SO information applies to for the registers which are output specific; viz., Fault, SOCHLR, CDTOLR, and DICR registers.

Note that the SO data will continue to reflect the information for each output (depending on the previous OD4, OD3 state) that was selected during the most recent STATR write until changed with an updated STATR write.

The output status register correctly reflects the status of the STATR-selected register data at the time that the  $\overline{\text{CS}}$  is pulled to a logic [0] during SPI communication, and/or for the period of time since the last valid SPI communication, with the following exceptions:

- The previous SPI communication was determined to be invalid. In this case, the status will be reported as though the invalid SPI communication never occurred.
- Battery transients below 6.0 V resulting in an undervoltage shutdown of the outputs may result in incorrect data loaded into the status register. The SO data transmitted to the MCU during the first SPI communication following an undervoltage V<sub>PWR</sub> condition should be ignored.
- The RST terminal transition from a logic [0] to [1] while the WAKE terminal is at logic [0] may result in incorrect data loaded into the Status register. The SO data transmitted to the MCU during the first SPI communication following this condition should be ignored.

#### **Serial Output Bit Assignment**

The 16 bits of serial output data depend on the previous serial input message, as explained in the following paragraphs. <u>Table 9</u>, page 22, summarizes SO returned data for bits OD15 through OD0.

- Bit OD15 is the MSB; it reflects the state of the Watchdog bit from the previously clocked-in message.
- Bit OD14 remains logic [0] except when an undervoltage condition occurred.
- Bit OD13 remains logic [0] except when an overvoltage condition occurred.
- Bits OD[12:8] reflect the state of the bits SOA[4:0] from the previously clocked in message.
- Bits OD[7:4] give the fault status flag of the outputs HS3, HS2, HS1, and HS0, respectively.
- The contents of bits OD[3:0] depend on bits D[4:0] from the most recent STATR command SOA[4:0] as explained in the paragraphs following the table.

**Table 9. Serial Output Bit Map Description** 

| Pr             | evio           | us S     | STA | TR |          | SO Returned Data |          |          |          |          |      |      |     |     |     |     |             |             |           |          |
|----------------|----------------|----------|-----|----|----------|------------------|----------|----------|----------|----------|------|------|-----|-----|-----|-----|-------------|-------------|-----------|----------|
|                |                | SO<br>A2 |     |    | OD<br>15 | OD<br>14         | OD<br>13 | OD<br>12 | OD<br>11 | OD<br>10 | OD9  | OD8  | OD7 | OD6 | OD5 | OD4 | OD3         | OD2         | OD1       | OD0      |
| A <sub>1</sub> | A <sub>0</sub> | 0        | 0   | 0  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | OTF_s       | OCHF_s      | OCLF_s    | OLF_s    |
| х              | 0              | 0        | 0   | 1  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | IN_SPI3     | IN_SPI2     | IN_SPI1   | IN_SPI0  |
| х              | 1              | 0        | 0   | 1  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | CSNS EN3    | CSNS EN2    | CSNS EN1  | CSNS EN0 |
| A <sub>1</sub> | A <sub>0</sub> | 0        | 1   | 0  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | SOCH_s      | SOCL2_s     | SOCL1_s   | SOCL0_s  |
| A <sub>1</sub> | A <sub>0</sub> | 0        | 1   | 1  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | OL_DIS_s    | OCL_DIS_s   | OCLT1_s   | OCLT0_s  |
| A <sub>1</sub> | A <sub>0</sub> | 1        | 0   | 0  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | Fast_SR_s   | CSNS_high_s | DIR_DIS_s | A/O_s    |
| х              | 0              | 1        | 0   | 1  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | -           | -           | UV_DIS    | OV_DIS   |
| х              | 1              | 1        | 0   | 1  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | -           | WDTO        | WD1       | WD0      |
| х              | 0              | 1        | 1   | 0  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | HS2_failsaf | HS0_failsaf | WD_en     | WAKE     |
| Х              | 1              | 1        | 1   | 0  | WDIN     | UVF              | OVF      | SOA4     | SOA3     | SOA2     | SOA1 | SOA0 | ST3 | ST2 | ST1 | ST0 | IN3         | IN2         | IN1       | IN0      |

x=Don't care

#### Previous Address SOA[4:0]=A<sub>1</sub>A<sub>0</sub>000

The bits OD[3:0] will reflect the current state of the Fault Register (FLTR) corresponding to the output previously selected with the bits  $A_1A_0$  (<u>Table 10</u>).

Table 10. Channel-Specific Fault Register

| OD3   | OD2    | OD1    | OD0   |
|-------|--------|--------|-------|
| OTF_s | OCHF_s | OCLF_s | OLF_s |

s=Selection of the output.

**Note** The  $\overline{\text{FS}}$  terminal reports all faults. For latched faults, this terminal is reset by a new Switch ON command (via SPI or direct input IN).

#### Previous Address SOA[4:0]=x0001

Data in bits OD[3:0] contains IN\_SPI[3:0]-programmed bits for channel from HS3 to HS0, respectively.

#### Previous Address SOA[4:0]=x1001

Data in bits OD[3:0] contains the programmed CSNS  $\overline{\text{EN}}[3:0]$  bits for channels HS3 to HS0, respectively.

#### Previous Address SOA[4:0]=A<sub>1</sub>A<sub>0</sub>010

Data returned in bits OD[3:0] are programmed current values for the overcurrent high detection level (refer to <u>Table 5</u>, page 20) and the overcurrent low detection level (refer to <u>Table 4</u>, page 20), corresponding to the output previously selected with  $A_1A_0$ .

#### Previous Address SOA[4:0]=A<sub>1</sub>A<sub>0</sub>011

The returned data contains the programmed values in the CDTOLR register for the output selected with  $A_1A_0$ .

#### Previous Address SOA[4:0]=A<sub>1</sub>A<sub>0</sub>100

The returned data contains the programmed values in the DICR register for the output selected with  $A_1A_0$ .

#### Previous Address SOA[4:0]=A<sub>1</sub>A<sub>0</sub>101

The returned data contains the programmed values in the UOVR register.

#### Previous Address SOA[4:0]=x1101

The returned data contains the programmed values in the WDR register. Bit OD2 (WDTO) reflects the status of the watchdog circuitry. If WDTO bit is [1], the watchdog has timed out and the 33892 is in Fail-Safe mode. IF WDTO is [0], the device is in Normal mode (assuming the device is powered and not in the Sleep mode), with the watchdog either enabled or disabled.

#### Previous Address SOA[4:0]=x0110

The returned data OD3 and OD2 contain the state of the outputs HS2 and HS0, respectively, in case of Fail-Safe state. This information is stated with the external resistance placed at the FSI terminal. OD1 indicates if the watchdog is enabled or not. OD0 returns the state of the WAKE terminal.

#### Previous Address SOA[4:0]=x1110

The returned data OD[3:0] reflects the state of the direct terminals IN3 to IN0, respectively.

s=Output selection with the bits A<sub>1</sub>A<sub>0</sub> as defined in <u>Table 3</u>, page 19.

#### **MODES OF OPERATION**

The 33892 has four operating modes. They are Sleep, Normal, Fault, and Fail-Safe. <u>Table 11</u> summarizes details contained in succeeding paragraphs.

Table 11. Fail-Safe Operation and Transitions to Other 33892 Modes

| Mode          | FS | Wake | RST | WDTO | Comments                                                                                                                                                                                                   |  |
|---------------|----|------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Sleep         | х  | 0    | 0   | х    | Device is in Sleep mode. All outputs are OFF                                                                                                                                                               |  |
| Normal        | 1  | х    | 1   | No   | Normal mode. Watchdog is active if enabled.                                                                                                                                                                |  |
|               | 0  | 1    | 1   |      | Device is currently in fault                                                                                                                                                                               |  |
| Fault         | 0  | 1    | 0   | No   | mode. The faulted output(s) is (are) OFF.                                                                                                                                                                  |  |
|               | 0  | х    | 1   |      | (4.0) 011.                                                                                                                                                                                                 |  |
|               | 1  | 0    | 1   |      | Watchdog has timed out and                                                                                                                                                                                 |  |
|               | 1  | 1    | 1   |      | the device is in Fail-Safe<br>Mode. The outputs are as                                                                                                                                                     |  |
| Fail-<br>Safe | 1  | 1    | 0   | Yes  | configured with the RFS resistor connected to FSI.  RST and WAKE must be transitioned to logic [0] simultaneously to bring the device out of the Fail-safe mode or momentarily tied the FSI pin to ground. |  |

x = Don't care.

#### Sleep Mode

The Default mode of the 33892 is the Sleep mode. This is the state of the device after first applying battery voltage ( $V_{PWR}$ ) prior to any I/O transitions. This is also the state of the device when the WAKE and  $\overline{RST}$  are both logic [0]. In the Sleep mode, the output and all unused internal circuitry, such as the internal 5.0 V regulator, are off to minimize current draw. In addition, all SPI-configurable features of the device are as if set to logic [0]. The device will transition to the Normal or Fail-Safe operating modes based on the WAKE and  $\overline{RST}$  inputs as defined in Table 11.

#### **Normal Mode**

The 33892 is in Normal mode when:

- V<sub>PWR</sub> is within the normal voltage range.
- RST terminal is logic [1].
- · No fault has occurred.

#### Fail-Safe Mode

#### Fail-Safe Mode and Watchdog

If the FSI input is not grounded, the watchdog timeout detection is active when either the WAKE or  $\overline{\text{RST}}$  input terminal transitions from logic [0] to [1]. The WAKE input is capable of being pulled up to  $V_{\text{PWR}}$  with a series of limiting resistance limiting the internal clamp current according to the specification.

The Watchdog timeout is a multiple of an internal oscillator and is specified in the <u>Table 8</u>, page 21. As long as the WD bit (D15) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), based on the programmed value of the WDR, the device will operate normally. If an internal watchdog timeout occurs before the WD bit, the device will revert to a Fail-Safe mode until the device is reinitialized.

During the Fail-Safe mode, the outputs will be ON or OFF depending upon the resistor RFS connected to the FSI pin, regardless of the state of the various direct inputs and modes (Table 12).

Table 12. Output State During Fail-Safe Mode

| RFS (kΩ) | High-Side State                   |
|----------|-----------------------------------|
| 0        | Fail-Safe Mode Disabled           |
| 6.0      | All HS OFF                        |
| 15       | HS0 ON<br>HS[1:3] OFF             |
| 30       | HS0 and HS2 ON<br>HS1 and HS3 OFF |

In the Fail-Safe mode, the SPI register content is retained except for overcurrent high and low detection levels and timing, which are reset to their default value (SOCL, SOCH, and OCTL). Then the watchdog, overvoltage, overtemperature, and overcurrent circuitry (with default value) are fully operational.

The Fail-Safe mode can be detected by monitoring the WDTO bit D2 of the WD register. This bit is logic [1] when the device is in Fail-Safe mode. The device can be brought out of the Fail-Safe mode by transitioning the WAKE and RST pins from logic [1] to logic [0] or forcing the FSI pin to logic [0]. Table 11 summarizes the various methods for resetting the device from the latched Fail-Safe mode.

If the FSI pin is tied to GND, the Watchdog Fail-Safe operation is disabled.

#### Loss of V<sub>DD</sub>

If the external 5.0 V supply is not within specification, or even disconnected, all register content is reset. The outputs can still be driven by the direct inputs IN[0:3]. The 33892 uses the battery input to power the output MOSFET-related current sense circuitry and any other internal logic providing fail-safe device operation with no  $V_{\rm DD}$  supplied. In this state, the watchdog, overvoltage, overtemperature, and overcurrent circuitry are fully operational with default values.

#### **Fault Mode**

The 33892 indicates the faults below as they occur by driving the  $\overline{\text{FS}}$  terminal to [0]:

- Overtemperature fault
- · Overvoltage and Undervoltage fault
- · Open load fault
- · Overcurrent fault (high and low)

The FS terminal will automatically return to [1] when the fault condition is removed, except for overcurrent and in some cases undervoltage.

Fault information is retained in the fault register and is available (and reset) via the SO terminal during the first valid SPI communication (refer to <u>Table 10</u>, page 22).

#### **Overtemperature Fault (Non-Latching)**

The 33892 incorporates overtemperature detection and shutdown circuitry in the output structure. Overtemperature detection is enabled when the output is in the ON state.

For the output, an overtemperature fault (OTF) condition results in the faulted output turning OFF until the temperature falls below the  $T_{SD(HYS)}$ . This cycle will continue indefinitely until action is taken by the MCU to shut OFF the output, or until the offending load is removed.

When experiencing this fault, the OTF fault bit will be set in the status register and cleared after either a valid SPI read or a power reset of the device.

#### Overvoltage Fault (Non-Latching)

The 33892 shuts down the output during an overvoltage fault (OVF) condition on the  $V_{PWR}$  terminal. The output remains in the OFF state until the overvoltage condition is removed. When experiencing this fault, the OVF fault bit is set in the bit D1 and cleared after either a valid SPI read or a power reset of the device.

The overvoltage protection can be disabled through SPI (bit OV\_DIS). When disabled, the returned SO bit OD13 still reflects any overvoltage condition (overvoltage warning).

#### Undervoltage Shutdown (Latching or Non-Latching)

The output latches OFF at some battery voltage between 4.75 V and 5.75 V. As long as the  $V_{DD}$  level stays within the normal specified range, the internal logic states within the device will be sustained. This ensures that when the battery

level then returns above 5.75 V, the 33892 can be returned to the state that it was in prior to the low  $V_{PWR}$  excursion. Once the output latches OFF, the outputs must be turned OFF and ON again to re-enable them. In the case IN[1:0]=0, this fault is non-latched.

The undervoltage protection can be disabled through SPI (bit UV\_DIS). When disabled, the returned SO bit OD14 still reflects any undervoltage condition (undervoltage warning).

#### Open Load Fault (Non-Latching)

The 33892 incorporates open load detection circuitry on the output. Output open load fault (OLF) is detected and reported as a fault condition when the output is disabled (OFF). The open load fault is detected and latched into the status register after the internal gate voltage is pulled low enough to turn OFF the output. The OLF fault bit is set in the status register. If the open load fault is removed, the status register will be cleared after reading the register.

The open load protection can be disabled trough SPI (bit OL DIS).

#### Overcurrent Fault (Latching)

The 33892 has eight programmable overcurrent low detection levels ( $I_{OCL}$ ) and two programmable overcurrent high detection levels ( $I_{OCH}$ ) for maximum device protection. The two selectable, simultaneously active overcurrent detection levels, defined by  $I_{OCH}$  and  $I_{OCL}$ , are illustrated in Figure 4, page 15. The eight different overcurrent low detection levels ( $I_{OCL0}$ ,  $I_{OCL1}$ ,  $I_{OCL2}$ ,  $I_{OCL3}$ ,  $I_{OCL4}$ ,  $I_{OCL5}$ ,  $I_{OCL6}$ , and  $I_{OCL7}$ ) are illustrated in Figure 4.

If the load current level ever reaches the selected overcurrent low detection level and the overcurrent condition exceeds the programmed overcurrent time period ( $t_{OCX}$ ), the device will latch the output OFF.

If, at any time, the current reaches the selected  $I_{OCH}$  level, then the device will immediately latch the fault and turn OFF the output, regardless of the selected  $t_{OCL_X}$  driver.

For both cases, the device output will stay off indefinitely until the device is commanded OFF and then ON again.

#### **Reverse Battery**

The output survives the application of reverse voltage as low as -16 V. Under these conditions, the output's gate is enhanced to keep the junction temperature less than 150°C. The ON resistance of the output is fairly similar to that in the Normal mode. No additional passive components are required.

#### **Ground Disconnect Protection**

In the event the 33892 ground is disconnected from load ground, the device protects itself and safely turns OFF the output regardless of the state of the output at the time of disconnection.

#### **PACKAGE DIMENSIONS**





**NOTES** 

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2004

#### **HOW TO REACH US:**

**USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution: P.O. Box 5405, Denver, Colorado 80217.

1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan.

81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T.,

Hong Kong. 852-26668334

**TECHNICAL INFORMATION CENTER: 1-800-521-6274** 

